

## CMSC 611-101, Advanced Computer Architecture

Due: Tuesday 3/4/13 in class

Assignment #2

Question 1: (34 Points)

For following code, assume that the loop index R10 is a multiple of 8 (to ensure word alignment):

```
Loop: LW
           0(R10)
     R2.
SUB
     R4,
           R2, R3
SW
           0(R10)
     R4.
LW
     R5.
           4(R10)
SUB
           R5.
                R3
     R6.
SW
     R6,
           4(R10)
ADDI R10, R10, 8
BNE R10, R30, Loop
```

- A) Schedule this code for fast execution on the standard MIPS pipeline (assume that it supports ADDI instruction).
- B) Assume initially R10 is 0 and R30 is 40. How does the scheduled code compare against the original unscheduled code?

Question 2: (24 Points)

Consider the execution of the following code on a 5-stages pipeline processor with forwarding logic:

You asked to change this program in order to *maximize* performance. *Hint*: you need to trace the calculation.

Question 3: (42 Points)

For these problems, we will explore a pipeline for a register-memory architecture. The architecture has two instruction formats: a register-register format and a register-memory format. There is a single-memory addressing mode (offset + base register). There is a set of ALU operations with format

or

where the  $ALU_{op}$  is one of the following: Add, Subtract, And, Or, Load ( $R_{src1}$  ignored), Store.  $R_{src}$  or  $R_{dest}$  are registers. MEM is a base register and offset pair.

Branches use a full compare of two registers and are PC-relative. Assume that this machine is pipelined so that a new instruction is started every clock cycle. The following pipeline structure—similar to that used in the VAX 8700 micro-pipeline [Clark 1987]—is

| IF | RF | ALU <sub>1</sub> | MEM              | ALU <sub>2</sub> | WB               |                  |                  |                  |                  |    |
|----|----|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|----|
|    | IF | RF               | ALU <sub>1</sub> | MEM              | ALU <sub>2</sub> | WB               |                  |                  |                  |    |
|    |    | IF               | RF               | ALU <sub>1</sub> | MEM              | ALU <sub>2</sub> | WB               |                  |                  |    |
|    |    |                  | IF               | RF               | ALU <sub>1</sub> | MEM              | ALU <sub>2</sub> | WB               |                  |    |
|    |    |                  |                  | IF               | RF               | ALU <sub>1</sub> | MEM              | ALU <sub>2</sub> | WB               |    |
|    |    |                  |                  |                  | IF               | RF               | ALU <sub>1</sub> | MEM              | ALU <sub>2</sub> | WB |

The first ALU stage is used for effective address calculation for memory references and branches. The second ALU cycle is used for operations and branch comparison. RF is a cycle for both decoding and register-fetching. Assume that when a register read and a register write of the same register occur in the same clock the write data is forwarded.

- A) Find the number of adders needed, counting any adder or incrementer; show a combination of instructions and pipeline stages that justify this answer. You need only give one combination that maximizes the adder count.
- B) Find the number of register read and write ports and memory read and write ports required. Show that your answer is correct by showing a combination of instructions and pipeline stage indicating the instruction and the number of read ports and write ports required for that instruction.
- C) Determine any data forwarding for any ALUs that will be needed. Assume that there are separate ALUs for the ALU<sub>1</sub> and ALU<sub>2</sub> pipe stages. Put in all forwarding among ALUs needed to avoid or reduce stalls. Be careful to consider forwarding across an intervening instruction, for example,

ADD 
$$R_l$$
, ... any instruction ADD ...,  $R_l$ , ...